# **Interactive Presentation Program**

24<sup>th</sup> Electronics Packaging Technology Conference, EPTC 2022

## **Advanced Packaging**

14:25 – 15:55, DEC 08 (Thur) | Waterfront Foyer

139 Inspection Solutions for Advanced IC Substrate Process Control

Park, Jong Eun<sup>1</sup>; Hwang, Misun<sup>1</sup>; Park, Chan Jin<sup>1</sup>; Ali, Burhan<sup>2</sup>; Cho, Sunki<sup>2</sup>; Kim, JungHyun<sup>2</sup>; Kim, Cheolkyu<sup>2</sup>

- <sup>1</sup> Samsung Electron-Mechanics
- <sup>2</sup> Onto Innovation, Inc., Korea, Republic of (South Korea)
- Development of a Next Generation Stretchable Substrate for micro-LED Application

Park, Ah-Young; Lee, Jae Hak; Song, Jun-Yeob; Han, Seongheum; Kim, Seungman

Korea Institute of Machinery and Materials, Korea, Republic of (South Korea)

268 RF Performance of FOWLP to PCB Board Transition at Ka-band

Zheng, Kai Bo; Sun, Mei;Lim, Sharon Pei Siang; Jong, Ming Chinq;Lau, Boon Long;Lim, Teck Guan

Institute of Microelectronics, A\*STAR (Agency for Science, Technology and Research)

TSV fabrication on a LNA SOI wafer for 3D Heterogeneous Chiplet integration

Wang, Xiangyu; Rotaru, Mihai Dragos; Yu, Haitao; Chai, Tai Chong; Chui, King Jien
Institute of microelectronics, Singapore

# **Advanced Optoelectronics and Displays**

14:25 – 15:55, DEC 08 (Thur) | Waterfront Foyer

331

276 Attachment of Alignment Fibre on Interposer for Fibre Optic Array Assembly

Wai, Leong Ching<sup>1</sup>; Lim, Teck Guan<sup>1</sup>; Chong, Ser Choong<sup>1</sup>; Loh, Woon Leng<sup>2</sup>

- <sup>1</sup> Institute of Microelectronics, Singapore;
- <sup>2</sup> Institute of Materials Research and Engineering, Singapore

# **Assembly and Manufacturing Technology**

14:25 – 15:55, DEC 08 (Thur) | Waterfront Foyer

216 Stress-less Dicing Solution for Thin Die-level Handling in 2.5D/3D IC Packaging of SOC

Park, Sunwoo<sup>1</sup>; Kang, Sujie<sup>2</sup>; Shin, YongChul<sup>2</sup>; Hong, Nungpyo<sup>2</sup>; Lee, Hyunjin<sup>1</sup>; Lim, Kyungbin<sup>1</sup>; Rhee, Minwoo<sup>1</sup>; Jang, Juho<sup>2</sup>; Oh, Jeongwon<sup>2</sup>; Park, Sungsoo<sup>2</sup>

<sup>&</sup>lt;sup>1</sup> Samsung Electronics, Korea, Republic of (South Korea);

<sup>&</sup>lt;sup>2</sup> Joongwoo M-Tech, Korea, Republic of (South Korea)

288 Comprehensive Study on Die Shift with Ultra-Large Embedded Multi-Die Wafer Level Packaging

Seit, Wen Wei; Chong, Ser Choong; Lim, Sharon; B G, Sajay *Institute of Microelectronics, Singapore* 

321 Enhancement of Vacuum Reflow Process for CCPAK - A Solution to Oxidized Lead Frame

Sanchez, Ramices Julian; Fajardo, Francis Louise Julian; Manguiat, Joshua Alcazar Nexperia Philippines, Philippines

#### **Electrical Simulations & Characterization**

14:25 – 15:55, DEC 08 (Thur) I Waterfront Foyer

291 Signal Integrity Analysis of IPD Decoupling Capacitor Structure

Park, Jung-Rae; Jung, Cheong-Ha; Kim, Gu-Sung Kangnam University, Korea, Republic of (South Korea)

# **Emerging Technologies**

14:25 – 15:55, DEC 08 (Thur) | Waterfront Foyer

173 Evaluation of Radiopacity and Biocompatibility of Sensor Package for Smart Catheter Application

Lim, Ruiqi; Damalerio, Ramona B.; Yap, James Ven Wee; Cheng, Ming-Yuan
Institute of Microelectronics, Singapore

209 Fabrication of Cold Room Apparels with Flexible Washable Heaters

Tan, Rachel Lee Siew; Salam, Budiman; Wai, Lai Lai Singapore Institute of Manufacturing Technology, Singapore

## **Interconnection Technologies**

14:25 – 15:55, DEC 08 (Thur) | Waterfront Foyer

119 Establishment of highly dense wire bonding with Insulated Au Wire

Jaafar, Norhanani; Ser Choong, Chong Institute Of Microelectronic, Singapore

267 Introduction of Butterfly Bonding for GaN Technology

Cosme, Cristopher Agapito; Mendoza, Bongbong Aqui; Garcia, Isabel; Pascasio, Shiela

AMPLEON, Philippines

Process Development of Via Formation by Laser Drilling on Insulating Resin

Daniel, Ismael Cereno; Chong, Ser Choong; Hsiao, Hsiang-Yao *Institute of Microelectronics, Singapore* 

### **Thermal Management and Characterization**

#### 14:25 – 15:55, DEC 08 (Thur) I Waterfront Foyer

The Effect of Porosity on Thermal Properties of Nano-Silver Solder for Electronic Packaging

Lv, Weishan; Hu, Jianxiong; Zhu, Fulong Huazhong University of Science and Technology, China, People's Republic of

Thermal modelling, characteristics and optimization of 2.5D heterogeneous integrated platform for RF front end

Chen, Haoran; Lim, Teck Guan; Tang, Gongyue Institute of Microelectronics, A\*STAR research entities, Singapore

### TSV/Wafer Level Packaging

#### 14:25 – 15:55, DEC 08 (Thur) | Waterfront Foyer

Comprehensive study on effect of chip layout and mold thickness on die shift and warpage for FOWLP applications

Lim, Sharon Pei Siang; Chong, Ser Choong; Seit, Wen Wei; Soh, Jacob Jordan; Tippabhotla, Sasi Kumar; Vempati, Srinivasa Rao *Insitute of Microelectronics, Singapore* 

### **Smart Manufacturing and Equipment Technology**

14:25 – 15:55, DEC 08 (Thur) | Waterfront Foyer

Automated AFM Surface Data Analysis for Wafer-to-Wafer (W2W), Chipto-Wafer (C2W) Hybrid Bonding in Three-Dimensional Integrated Circuit (3DIC)

Chen, Jiakai; Ng, Yong Chyn; K., Mishra Dileep; Chui, K. -J. *Institute of Microelectronics (IME), A\*STAR (Agency for Science, Technology and Research)* 

# **Interactive Presentation Program**

24<sup>th</sup> Electronics Packaging Technology Conference, EPTC 2022

### **Materials and Processing**

14:35 – 16:05, DEC 09 (Fri) | Waterfront Foyer

115 Comparative Study of Die-Attach Materials for LED Die Bonding

Hu, Liangxing<sup>1</sup>; Bao, Shuyu<sup>2</sup>; Wang, Yue<sup>2</sup>; Goh, Simon Chun Kiat<sup>3</sup>; Lim, Yu Dian<sup>1</sup>; Zhao, Peng<sup>1</sup>; Lim, Michael Joo Zhong<sup>1</sup>; Miao, Weiyang<sup>1</sup>; Dinh, Van Quy<sup>1</sup>; Tan, Sai Choo<sup>4</sup>; Chew, Kai Hwa<sup>4</sup>; Tan, Chuan Seng<sup>1,2,5</sup>

<sup>1</sup> School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore;

- <sup>2</sup> Low Energy Electronic Systems (LEES), Singapore-MIT Alliance for Research and Technology (SMART), Singapore;
- <sup>3</sup> POET Technologies, 21 Changi North Way, Singapore;
- <sup>4</sup> Quantum Chemical Technologies (S) Pte Ltd, 47 Pandan Road, Singapore;
- <sup>5</sup> Institute of Microelectronics, Agency for Science, Technology and Research (A\*STAR), Singapore
- 168 Effective Solderability of Water-Soluble Paste: Under Controlled Humidity of the Environment

Zhang, Ruifen Heraeus, Singapore

171 Effects on Copper Lead-frame Oxidation by RF Plasma Process Gas Chemistry and Electrode Configuration

Toh, Johnson; Chir, Daniel Nordson Electronics Solutions, Singapore

199 Effect of Underfill Additive Agents on Crack Prevention in Large Fan-Out Multichip Module Packages

Chen, Ching-Chia; Teng, Wen-Yu Siliconware Precision Industries Co., Ltd., Taiwan

233 Hybrid Solder with silver hierarchical structure and particle for Synergistic effect in shear strength of die attach behaviour

Jeong, Hakyung; Lee, Jae Hak; Kim, Seung Man; Park, Ah-Young; Song, Jun-Yeob

Korea Institute of Machinery&Materials, Korea, Republic of (South Korea)

Diebond Process Optimization and Surface Characterization to Eliminate Conductive Die Attach Film to Ag Plated Pad Delamination due to Intrinsic High Aspect Ratio Capacitor Die Warpage and Bow Level

Pulutan, Marty Lorgino Ditaunan; Rivera, Olga *Ampleon Philippines Inc., Philippines* 

245 Development of Conductive Filament for 3D Circuit Printing

Kerk, Wai Tat; Tan, Yeow Meng; Tan, Lee Siew Rachel Singapore Institute of Manufacturing Technology, Singapore

| 275 | An efficient and innovative cleaning solution with low environmental impact                |
|-----|--------------------------------------------------------------------------------------------|
|     | Dehon, Christophe; Lecomte, Laura; Cetier, Jonathan Inventec Performance Chemicals, France |
| 306 | Low Temperature Silane-Based Silicon Oxides from 100°C to 300°C for Packaging Applications |
|     | Lee, Steven; Liu, Patrick; Lin, Huamao<br>Institute of Microelectronics, Singapore         |
| 330 | Thin Memory Chip Fabrication for Multi-stack Hybrid Bonding                                |

Vasarla, Nagendra Sekhar; Mishra, Dileep K; Chong, Ser Choong; Vempati, Srinivasa Rao Institute of Microelectronics, A\*STAR, Singapore

#### **Mechanical Simulation & Characterization**

#### 14:35 - 16:05, DEC 09 (Fri) | Waterfront Foyer

**Applications** 

Effect of Printed Circuit Board Design Parameters on Solder Joint Reliability for Memory Packages

Sinha, Koustav; Glancey, Christopher; Chen, Wren; Yang, Pluck; Pan, Ling; Che, Faxing; Ong, Yeow Chon; Ng, Hong Wan *Micron Technology, Inc., United States of America* 

# High Density Interconnect Socket Warpage Prediction and Characterization

Ooi, Renn Chan<sup>1</sup>; Costa, Franco<sup>2</sup>; Hsieh, Sam<sup>3</sup>; Chiu, Ethan<sup>3</sup>; Xu, Wendy<sup>4</sup>; Yu, Dave<sup>4</sup>; Fan, Darwin<sup>4</sup>; Cheng, Allen<sup>5</sup>; Gattuso, Andrew<sup>5</sup>; Wang, Yongfu<sup>6</sup>; Hsieh, Currey<sup>6</sup>; Toran, Jeffery<sup>7</sup>; Thompson, John<sup>7</sup>; Toussaint, Pierre-Louis<sup>8</sup>; Curry, Ryan<sup>9</sup>; Loh, Wei Keat<sup>1</sup>; Kulterman, Ron <sup>10</sup>; Fu, Haley<sup>11</sup>

<sup>1</sup> Intel Corp, Malaysia; <sup>2</sup> Autodesk Inc.; <sup>3</sup> Coretech Systems Co. Ltd; <sup>4</sup> Celanese; <sup>5</sup> Foxconn Interconnect Technology; <sup>6</sup> Lotes Co. Ltd.; <sup>7</sup> Amphenol; <sup>8</sup> Insidix; <sup>9</sup> Akrometrix Inc.; <sup>10</sup> Flextronics Ltd.; <sup>11</sup> iNEMI

#### 270 Simulation of chip placement deviation

204

Liu, Li; Zhang, Chunhua; Chen, Zhiwen <sup>1</sup>Wuhan University of Technology <sup>2</sup>Wuhan University

#### Model Validation and the Drive for Package Size Reduction

Duca, Roseanne STMicroelectronics, Malta

## **Quality, Reliability & Failure Analysis**

#### 14:35 – 16:05, DEC 09 (Fri) | Waterfront Foyer

111 Failure Analysis Case Study on Covalent Wafer bonding Delamination

Tang, Lei Jun; Jasmine, Woo; Michelle, Chew; Kenneth, Lee; Chi, Ting Ta

Institute of Microelectronics, Singapore

Fault Isolation for Board-Level Solder Joint Failure Using Time-Domain Reflectometry

Chen, Yi-Yu; Liu, Wen-Ju; Zou, Yung-Sheng; Chung, Min-Hua; Gan, Chong-Leong; Takiar, Hem *Micron Technology, Inc., Taiwan* 

Fatigue performance of Cu/Sn–3.0Ag–0.5Cu/Cu solder joints at different current densities

Liu, Longgen; Wang, Bo; Li, Wangyun; Gong, Yubing; Pan, kailin School of Mechanical and Electrical Engineering, Guilin University of Electronic Technology, Guilin, 541004, China

Studies of Electron Backscattered Diffraction (EBSD) Analysis
Technique and Its Applications in Wafer Fabrication and Advanced
Packaging

Hua, Younan; Liao, Lois Wintech-nano, Singapore

HUANG, Yan; JIANG, Panpan; LIU, Tianhan; LIANG, Chaohui No.5 Electronics Research Institute of the Ministry of Industry and Information Technology, Guangzhou, 511370, P.R. China